572 lines
32 KiB
XML
572 lines
32 KiB
XML
<?xml version="1.0" encoding="utf-8"?>
|
|
<?xml-stylesheet type="text/xsl" encoding="UTF-8" href="iform.xsl" version="1.0"?>
|
|
<!DOCTYPE instructionsection PUBLIC "-//ARM//DTD instructionsection //EN" "iform-p.dtd">
|
|
<!-- Copyright (c) 2010-2022 Arm Limited or its affiliates. All rights reserved. -->
|
|
<!-- This document is Non-Confidential. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to. -->
|
|
|
|
<instructionsection id="VQSHL_i" title="VQSHL, VQSHLU (immediate) -- AArch32" type="instruction">
|
|
<docvars>
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
</docvars>
|
|
<heading>VQSHL, VQSHLU (immediate)</heading>
|
|
<desc>
|
|
<brief>
|
|
<para>Vector Saturating Shift Left (immediate)</para>
|
|
</brief>
|
|
<authored>
|
|
<para>Vector Saturating Shift Left (immediate) takes each element in a vector of integers, left shifts them by an immediate value, and places the results in a second vector.</para>
|
|
<para>The operand elements must all be the same size, and can be any one of:</para>
|
|
<list type="unordered">
|
|
<listitem><content>8-bit, 16-bit, 32-bit, or 64-bit signed integers.</content></listitem>
|
|
<listitem><content>8-bit, 16-bit, 32-bit, or 64-bit unsigned integers.</content></listitem>
|
|
</list>
|
|
<para>The result elements are the same size as the operand elements. If the operand elements are signed, the results can be either signed or unsigned. If the operand elements are unsigned, the result elements must also be unsigned.</para>
|
|
<para>If any of the results overflow, they are saturated. The cumulative saturation bit, <xref linkend="AArch32.fpscr">FPSCR</xref>.QC, is set if saturation occurs. For details see <xref linkend="BEIHABGJ">Pseudocode details of saturation</xref>.</para>
|
|
<para>Depending on settings in the <xref linkend="AArch32.cpacr">CPACR</xref>, <xref linkend="AArch32.nsacr">NSACR</xref>, and <xref linkend="AArch32.hcptr">HCPTR</xref> registers, and the Security state and PE mode in which the instruction is executed, an attempt to execute the instruction might be <arm-defined-word>undefined</arm-defined-word>, or trapped to Hyp mode. For more information see <xref linkend="CIHIDDFF">Enabling Advanced SIMD and floating-point support</xref>.</para>
|
|
</authored>
|
|
<encodingnotes>
|
|
<para>Related encodings: See <xref linkend="T32.encoding_index.simd_1r_imm">Advanced SIMD one register and modified immediate</xref> for the T32 instruction set, or <xref linkend="A32.encoding_index.simd1reg_imm">Advanced SIMD one register and modified immediate</xref> for the A32 instruction set.</para>
|
|
</encodingnotes>
|
|
</desc>
|
|
<alias_list howmany="0"></alias_list>
|
|
<classes>
|
|
<classesintro count="2">
|
|
<txt>It has encodings from the following instruction sets:</txt>
|
|
<txt> A32 (</txt>
|
|
<a href="#iclass_a1">A1</a>
|
|
<txt>)</txt>
|
|
<txt> and </txt>
|
|
<txt> T32 (</txt>
|
|
<a href="#iclass_t1">T1</a>
|
|
<txt>)</txt>
|
|
<txt>.</txt>
|
|
</classesintro>
|
|
<iclass name="A1" oneof="2" id="iclass_a1" no_encodings="4" isa="A32">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="A32" />
|
|
</docvars>
|
|
<iclassintro count="4"></iclassintro>
|
|
<regdiagram form="32" psname="aarch32/instrs/VQSHL_i/T1A1_A.txt">
|
|
<box hibit="31" width="7" settings="7">
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>0</c>
|
|
<c>0</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="24" name="U" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="23" settings="1">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="22" name="D" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="21" width="6" name="imm6" usename="1">
|
|
<c colspan="6"></c>
|
|
</box>
|
|
<box hibit="15" width="4" name="Vd" usename="1">
|
|
<c colspan="4"></c>
|
|
</box>
|
|
<box hibit="11" width="3" settings="3">
|
|
<c>0</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="8" name="op" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="7" name="L" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="6" name="Q" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="5" name="M" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="4" settings="1">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="3" width="4" name="Vm" usename="1">
|
|
<c colspan="4"></c>
|
|
</box>
|
|
</regdiagram>
|
|
<encoding name="VQSHL_i_A1_D" oneofinclass="4" oneof="8" label="64-bit SIMD vector, signed result" bitdiffs="!(imm6 == 000xxx && L == 0) && op == 1 && Q == 0">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="A32" />
|
|
<docvar key="mnemonic" value="VQSHL" />
|
|
<docvar key="result-type" value="signed-result" />
|
|
<docvar key="result-type-simd-vector" value="signed-result-double" />
|
|
<docvar key="simdvectorsize" value="double" />
|
|
</docvars>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>0</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHL</text><text>{</text><a link="sa_c_1" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_dd" hover="64-bit SIMD&FP destination register (field "D:Vd")"><Dd></a><text>,</text><text>}</text><text> </text><a link="sa_dm" hover="64-bit SIMD&FP source register (field "M:Vm")"><Dm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHLU_i_A1_D" oneofinclass="4" oneof="8" label="64-bit SIMD vector, unsigned result" bitdiffs="U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 0">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="A32" />
|
|
<docvar key="mnemonic" value="VQSHLU" />
|
|
<docvar key="result-type" value="unsigned-result" />
|
|
<docvar key="result-type-simd-vector" value="unsigned-result-double" />
|
|
<docvar key="simdvectorsize" value="double" />
|
|
</docvars>
|
|
<box hibit="24" width="1" name="U">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>0</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHLU</text><text>{</text><a link="sa_c_1" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_dd" hover="64-bit SIMD&FP destination register (field "D:Vd")"><Dd></a><text>,</text><text>}</text><text> </text><a link="sa_dm" hover="64-bit SIMD&FP source register (field "M:Vm")"><Dm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHL_i_A1_Q" oneofinclass="4" oneof="8" label="128-bit SIMD vector, signed result" bitdiffs="!(imm6 == 000xxx && L == 0) && op == 1 && Q == 1">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="A32" />
|
|
<docvar key="mnemonic" value="VQSHL" />
|
|
<docvar key="result-type" value="signed-result" />
|
|
<docvar key="result-type-simd-vector" value="signed-result-quad" />
|
|
<docvar key="simdvectorsize" value="quad" />
|
|
</docvars>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>1</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHL</text><text>{</text><a link="sa_c_1" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_qd" hover="128-bit SIMD&FP destination register (field "D:Vd")"><Qd></a><text>,</text><text>}</text><text> </text><a link="sa_qm" hover="128-bit SIMD&FP source register (field "M:Vm")"><Qm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHLU_i_A1_Q" oneofinclass="4" oneof="8" label="128-bit SIMD vector, unsigned result" bitdiffs="U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 1">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="A32" />
|
|
<docvar key="mnemonic" value="VQSHLU" />
|
|
<docvar key="result-type" value="unsigned-result" />
|
|
<docvar key="result-type-simd-vector" value="unsigned-result-quad" />
|
|
<docvar key="simdvectorsize" value="quad" />
|
|
</docvars>
|
|
<box hibit="24" width="1" name="U">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>1</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHLU</text><text>{</text><a link="sa_c_1" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_qd" hover="128-bit SIMD&FP destination register (field "D:Vd")"><Qd></a><text>,</text><text>}</text><text> </text><a link="sa_qm" hover="128-bit SIMD&FP source register (field "M:Vm")"><Qm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<ps_section howmany="1">
|
|
<ps name="aarch32/instrs/VQSHL_i/T1A1_A.txt" mylink="aarch32.instrs.VQSHL_i.T1A1_A.txt" enclabels="" sections="1" secttype="noheading">
|
|
<pstext mayhavelinks="1" section="Decode" rep_section="decode">if (L:imm6) IN {'0000xxx'} then SEE "Related encodings";
|
|
if U == '0' && op == '0' then UNDEFINED;
|
|
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
|
|
integer esize;
|
|
integer elements;
|
|
integer shift_amount;
|
|
case L:imm6 of
|
|
when '0001xxx' esize = 8; elements = 8; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 8;
|
|
when '001xxxx' esize = 16; elements = 4; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 16;
|
|
when '01xxxxx' esize = 32; elements = 2; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 32;
|
|
when '1xxxxxx' esize = 64; elements = 1; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6);
|
|
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
|
|
d = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(D:Vd); m = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(M:Vm); regs = if Q == '0' then 1 else 2;</pstext>
|
|
</ps>
|
|
</ps_section>
|
|
</iclass>
|
|
<iclass name="T1" oneof="2" id="iclass_t1" no_encodings="4" isa="T32">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="T32" />
|
|
</docvars>
|
|
<iclassintro count="4"></iclassintro>
|
|
<regdiagram form="16x2" psname="aarch32/instrs/VQSHL_i/T1A1_A.txt">
|
|
<box hibit="31" width="3" settings="3">
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="28" name="U" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="27" width="5" settings="5">
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="22" name="D" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="21" width="6" name="imm6" usename="1">
|
|
<c colspan="6"></c>
|
|
</box>
|
|
<box hibit="15" width="4" name="Vd" usename="1">
|
|
<c colspan="4"></c>
|
|
</box>
|
|
<box hibit="11" width="3" settings="3">
|
|
<c>0</c>
|
|
<c>1</c>
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="8" name="op" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="7" name="L" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="6" name="Q" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="5" name="M" usename="1">
|
|
<c></c>
|
|
</box>
|
|
<box hibit="4" settings="1">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="3" width="4" name="Vm" usename="1">
|
|
<c colspan="4"></c>
|
|
</box>
|
|
</regdiagram>
|
|
<encoding name="VQSHL_i_T1_D" oneofinclass="4" oneof="8" label="64-bit SIMD vector, signed result" bitdiffs="!(imm6 == 000xxx && L == 0) && op == 1 && Q == 0">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="T32" />
|
|
<docvar key="mnemonic" value="VQSHL" />
|
|
<docvar key="result-type" value="signed-result" />
|
|
<docvar key="result-type-simd-vector" value="signed-result-double" />
|
|
<docvar key="simdvectorsize" value="double" />
|
|
</docvars>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>0</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHL</text><text>{</text><a link="sa_c" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_dd" hover="64-bit SIMD&FP destination register (field "D:Vd")"><Dd></a><text>,</text><text>}</text><text> </text><a link="sa_dm" hover="64-bit SIMD&FP source register (field "M:Vm")"><Dm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHLU_i_T1_D" oneofinclass="4" oneof="8" label="64-bit SIMD vector, unsigned result" bitdiffs="U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 0">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="T32" />
|
|
<docvar key="mnemonic" value="VQSHLU" />
|
|
<docvar key="result-type" value="unsigned-result" />
|
|
<docvar key="result-type-simd-vector" value="unsigned-result-double" />
|
|
<docvar key="simdvectorsize" value="double" />
|
|
</docvars>
|
|
<box hibit="28" width="1" name="U">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>0</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHLU</text><text>{</text><a link="sa_c" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_dd" hover="64-bit SIMD&FP destination register (field "D:Vd")"><Dd></a><text>,</text><text>}</text><text> </text><a link="sa_dm" hover="64-bit SIMD&FP source register (field "M:Vm")"><Dm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHL_i_T1_Q" oneofinclass="4" oneof="8" label="128-bit SIMD vector, signed result" bitdiffs="!(imm6 == 000xxx && L == 0) && op == 1 && Q == 1">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="T32" />
|
|
<docvar key="mnemonic" value="VQSHL" />
|
|
<docvar key="result-type" value="signed-result" />
|
|
<docvar key="result-type-simd-vector" value="signed-result-quad" />
|
|
<docvar key="simdvectorsize" value="quad" />
|
|
</docvars>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>1</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHL</text><text>{</text><a link="sa_c" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_qd" hover="128-bit SIMD&FP destination register (field "D:Vd")"><Qd></a><text>,</text><text>}</text><text> </text><a link="sa_qm" hover="128-bit SIMD&FP source register (field "M:Vm")"><Qm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<encoding name="VQSHLU_i_T1_Q" oneofinclass="4" oneof="8" label="128-bit SIMD vector, unsigned result" bitdiffs="U == 1 && !(imm6 == 000xxx && L == 0) && op == 0 && Q == 1">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="instr-class" value="fpsimd" />
|
|
<docvar key="isa" value="T32" />
|
|
<docvar key="mnemonic" value="VQSHLU" />
|
|
<docvar key="result-type" value="unsigned-result" />
|
|
<docvar key="result-type-simd-vector" value="unsigned-result-quad" />
|
|
<docvar key="simdvectorsize" value="quad" />
|
|
</docvars>
|
|
<box hibit="28" width="1" name="U">
|
|
<c>1</c>
|
|
</box>
|
|
<box hibit="21" width="15" name="imm6:L">
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c>Z</c>
|
|
<c></c>
|
|
<c></c>
|
|
<c></c>
|
|
<c>Z</c>
|
|
</box>
|
|
<box hibit="8" width="1" name="op">
|
|
<c>0</c>
|
|
</box>
|
|
<box hibit="6" width="1" name="Q">
|
|
<c>1</c>
|
|
</box>
|
|
<asmtemplate><text>VQSHLU</text><text>{</text><a link="sa_c" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><c></a><text>}</text><text>{</text><a link="sa_q" hover="See {xref{ARMARM_Babbefhf}{Standard assembler syntax fields}}"><q></a><text>}</text><text>.</text><a link="sa_type" hover="Data type for elements of vectors (field "U") [S,U]"><type></a><a link="sa_size" hover="Data size for elements of vectors (field "L:imm6<5:3>") [8,16,32,64]"><size></a><text> </text><text>{</text><a link="sa_qd" hover="128-bit SIMD&FP destination register (field "D:Vd")"><Qd></a><text>,</text><text>}</text><text> </text><a link="sa_qm" hover="128-bit SIMD&FP source register (field "M:Vm")"><Qm></a><text>, #</text><a link="sa_imm" hover="Immediate value [0-{syntax{<size>}}-1] (field "imm6")"><imm></a></asmtemplate>
|
|
</encoding>
|
|
<ps_section howmany="1">
|
|
<ps name="aarch32/instrs/VQSHL_i/T1A1_A.txt" mylink="aarch32.instrs.VQSHL_i.T1A1_A.txt" enclabels="" sections="1" secttype="noheading">
|
|
<pstext mayhavelinks="1" section="Decode" rep_section="decode">if (L:imm6) IN {'0000xxx'} then SEE "Related encodings";
|
|
if U == '0' && op == '0' then UNDEFINED;
|
|
if Q == '1' && (Vd<0> == '1' || Vm<0> == '1') then UNDEFINED;
|
|
integer esize;
|
|
integer elements;
|
|
integer shift_amount;
|
|
case L:imm6 of
|
|
when '0001xxx' esize = 8; elements = 8; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 8;
|
|
when '001xxxx' esize = 16; elements = 4; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 16;
|
|
when '01xxxxx' esize = 32; elements = 2; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6) - 32;
|
|
when '1xxxxxx' esize = 64; elements = 1; shift_amount = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(imm6);
|
|
src_unsigned = (U == '1' && op == '1'); dest_unsigned = (U == '1');
|
|
d = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(D:Vd); m = <a link="impl-shared.UInt.1" file="shared_pseudocode.xml" hover="function: integer UInt(bits(N) x)">UInt</a>(M:Vm); regs = if Q == '0' then 1 else 2;</pstext>
|
|
</ps>
|
|
</ps_section>
|
|
</iclass>
|
|
</classes>
|
|
<explanations scope="all">
|
|
<explanation enclist="VQSHL_i_A1_Q" symboldefcount="1">
|
|
<symbol link="sa_c_1"><c></symbol>
|
|
<account encodedin="">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="A1" />
|
|
<docvar key="isa" value="A32" />
|
|
</docvars>
|
|
<intro>
|
|
<para>For encoding A1: see <xref linkend="Babbefhf">Standard assembler syntax fields</xref>. This encoding must be unconditional.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_T1_Q" symboldefcount="2">
|
|
<symbol link="sa_c"><c></symbol>
|
|
<account encodedin="">
|
|
<docvars>
|
|
<docvar key="armarmheading" value="T1" />
|
|
<docvar key="isa" value="T32" />
|
|
</docvars>
|
|
<intro>
|
|
<para>For encoding T1: see <xref linkend="Babbefhf">Standard assembler syntax fields</xref>.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_q"><q></symbol>
|
|
<account encodedin="">
|
|
<intro>
|
|
<para>See <xref linkend="Babbefhf">Standard assembler syntax fields</xref>.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_type"><type></symbol>
|
|
<definition encodedin="U">
|
|
<intro>Is the data type for the elements of the vectors, </intro>
|
|
<table class="valuetable">
|
|
<tgroup cols="2">
|
|
<thead>
|
|
<row>
|
|
<entry class="bitfield">U</entry>
|
|
<entry class="symbol"><type></entry>
|
|
</row>
|
|
</thead>
|
|
<tbody>
|
|
<row>
|
|
<entry class="bitfield">0</entry>
|
|
<entry class="symbol">S</entry>
|
|
</row>
|
|
<row>
|
|
<entry class="bitfield">1</entry>
|
|
<entry class="symbol">U</entry>
|
|
</row>
|
|
</tbody>
|
|
</tgroup>
|
|
</table>
|
|
</definition>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_size"><size></symbol>
|
|
<definition encodedin="L:imm6<5:3>">
|
|
<intro>Is the data size for the elements of the vectors, </intro>
|
|
<table class="valuetable">
|
|
<tgroup cols="3">
|
|
<thead>
|
|
<row>
|
|
<entry class="bitfield">L</entry>
|
|
<entry class="bitfield">imm6<5:3></entry>
|
|
<entry class="symbol"><size></entry>
|
|
</row>
|
|
</thead>
|
|
<tbody>
|
|
<row>
|
|
<entry class="bitfield">0</entry>
|
|
<entry class="bitfield">001</entry>
|
|
<entry class="symbol">8</entry>
|
|
</row>
|
|
<row>
|
|
<entry class="bitfield">0</entry>
|
|
<entry class="bitfield">01x</entry>
|
|
<entry class="symbol">16</entry>
|
|
</row>
|
|
<row>
|
|
<entry class="bitfield">0</entry>
|
|
<entry class="bitfield">1xx</entry>
|
|
<entry class="symbol">32</entry>
|
|
</row>
|
|
<row>
|
|
<entry class="bitfield">1</entry>
|
|
<entry class="bitfield">xxx</entry>
|
|
<entry class="symbol">64</entry>
|
|
</row>
|
|
</tbody>
|
|
</tgroup>
|
|
</table>
|
|
</definition>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_qd"><Qd></symbol>
|
|
<account encodedin="D:Vd">
|
|
<intro>
|
|
<para>Is the 128-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field as <Qd>*2.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_qm"><Qm></symbol>
|
|
<account encodedin="M:Vm">
|
|
<intro>
|
|
<para>Is the 128-bit name of the SIMD&FP source register, encoded in the "M:Vm" field as <Qm>*2.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_D, VQSHL_i_T1_D" symboldefcount="1">
|
|
<symbol link="sa_dd"><Dd></symbol>
|
|
<account encodedin="D:Vd">
|
|
<intro>
|
|
<para>Is the 64-bit name of the SIMD&FP destination register, encoded in the "D:Vd" field.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_D, VQSHL_i_T1_D" symboldefcount="1">
|
|
<symbol link="sa_dm"><Dm></symbol>
|
|
<account encodedin="M:Vm">
|
|
<intro>
|
|
<para>Is the 64-bit name of the SIMD&FP source register, encoded in the "M:Vm" field.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
<explanation enclist="VQSHL_i_A1_Q, VQSHL_i_T1_Q" symboldefcount="1">
|
|
<symbol link="sa_imm"><imm></symbol>
|
|
<account encodedin="imm6">
|
|
<intro>
|
|
<para>Is an immediate value, in the range 0 to <syntax><size></syntax>-1, encoded in the "imm6" field.</para>
|
|
</intro>
|
|
</account>
|
|
</explanation>
|
|
</explanations>
|
|
<ps_section howmany="1">
|
|
<ps name="aarch32/instrs/VQSHL_i/Op_A.txt" mylink="execute" enclabels="" sections="1" secttype="Operation">
|
|
<pstext mayhavelinks="1" section="Execute" rep_section="execute">if <a link="impl-aarch32.ConditionPassed.0" file="shared_pseudocode.xml" hover="function: boolean ConditionPassed()">ConditionPassed</a>() then
|
|
EncodingSpecificOperations(); <a link="impl-aarch32.CheckAdvSIMDEnabled.0" file="shared_pseudocode.xml" hover="function: CheckAdvSIMDEnabled()">CheckAdvSIMDEnabled</a>();
|
|
for r = 0 to regs-1
|
|
for e = 0 to elements-1
|
|
operand = <a link="impl-shared.Int.2" file="shared_pseudocode.xml" hover="function: integer Int(bits(N) x, boolean unsigned)">Int</a>(<a link="impl-shared.Elem.read.3" file="shared_pseudocode.xml" hover="accessor: bits(size) Elem[bits(N) vector, integer e, integer size]">Elem</a>[<a link="impl-aarch32.D.read.1" file="shared_pseudocode.xml" hover="accessor: bits(64) D[integer n]">D</a>[m+r],e,esize], src_unsigned);
|
|
(result, sat) = <a link="impl-shared.SatQ.3" file="shared_pseudocode.xml" hover="function: (bits(N), boolean) SatQ(integer i, integer N, boolean unsigned)">SatQ</a>(operand << shift_amount, esize, dest_unsigned);
|
|
<a link="impl-shared.Elem.write.3" file="shared_pseudocode.xml" hover="accessor: Elem[bits(N) &vector, integer e, integer size] = bits(size) value">Elem</a>[<a link="impl-aarch32.D.write.1" file="shared_pseudocode.xml" hover="accessor: D[integer n] = bits(64) value">D</a>[d+r],e,esize] = result;
|
|
if sat then FPSCR.QC = '1';</pstext>
|
|
</ps>
|
|
</ps_section>
|
|
</instructionsection>
|