PLI (register)
Preload Instruction (register)
Preload Instruction signals the memory system that instruction memory accesses from a specified address are likely in the near future. The memory system can respond by taking actions that are expected to speed up the memory accesses when they do occur, such as pre-loading the cache line containing the specified address into the instruction cache.
The effect of a PLI instruction is implementation defined. For more information, see Preloading caches.
For more information about the constrained unpredictable behavior of this instruction, see Architectural Constraints on UNPREDICTABLE behaviors.
It has encodings from the following instruction sets:
A32 (
A1
)
and
T32 (
T1
)
.
1
1
1
1
0
1
1
0
1
0
1
(1)
(1)
(1)
(1)
0
0
0
0
0
0
1
1
PLI{<c>}{<q>} [<Rn>, {+/-}<Rm> , RRX]
Z
Z
Z
Z
Z
N
N
PLI{<c>}{<q>} [<Rn>, {+/-}<Rm> {, <shift> #<amount>}]
n = UInt(Rn); m = UInt(Rm); add = (U == '1');
(shift_t, shift_n) = DecodeImmShift(stype, imm5);
if m == 15 then UNPREDICTABLE;
1
1
1
1
1
0
0
1
0
0
0
1
!= 1111
1
1
1
1
0
0
0
0
0
0
PLI{<c>}{<q>} [<Rn>, {+}<Rm> {, LSL #<amount>}]
if Rn == '1111' then SEE "PLI (immediate, literal)";
n = UInt(Rn); m = UInt(Rm); add = TRUE;
(shift_t, shift_n) = (SRType_LSL, UInt(imm2));
if m == 15 then UNPREDICTABLE; // Armv8-A removes UNPREDICTABLE for R13
<c>
For encoding A1: see Standard assembler syntax fields. <c> must be AL or omitted.
<c>
For encoding T1: see Standard assembler syntax fields.
<q>
See Standard assembler syntax fields.
<Rn>
Is the general-purpose base register, encoded in the "Rn" field.
+/-
Specifies the index register is added to or subtracted from the base register, defaulting to + if omitted and
+
Specifies the index register is added to the base register.
<Rm>
Is the general-purpose index register, encoded in the "Rm" field.
<shift>
Is the type of shift to be applied to the index register,
stype
<shift>
00
LSL
01
LSR
10
ASR
11
ROR
<amount>
For encoding A1: is the shift amount, in the range 1 to 31 (when <shift> = LSL or ROR) or 1 to 32 (when <shift> = LSR or ASR) encoded in the "imm5" field as <amount> modulo 32.
<amount>
For encoding T1: is the shift amount, in the range 0 to 3, defaulting to 0 and encoded in the "imm2" field.
if ConditionPassed() then
EncodingSpecificOperations();
offset = Shift(R[m], shift_t, shift_n, PSTATE.C);
address = if add then (R[n] + offset) else (R[n] - offset);
Hint_PreloadInstr(address);